SRAM Architectures: Investigation & Analysis

Anuj Gupta

  • 出版商: LAP LAMBERT
  • 出版日期: 2012-07-16
  • 售價: $2,260
  • 貴賓價: 9.5$2,147
  • 語言: 英文
  • 頁數: 60
  • 裝訂: Paperback
  • ISBN: 3659168459
  • ISBN-13: 9783659168451
  • 下單後立即進貨 (約1週~2週)



CMOS digital ICs are enabling the technology for the modern information age. Digital systems handle large amounts of information at high speeds. Such products demand low-priced memories with low-power consumption, high-speed operation, high density, and small package size. The architecture of the memory structure has a considerable impact on the performance of the system. Over the years, technology advances have been driven by memory designs of higher and higher density. While designing SOC, system architects need to resolve a number of complex issues in high-performance system applications. However, one of the fundamental problems in these applications is Memories - the bottlenecks and challenges of system performance often reside in its memory architecture. Memory developers have to design memories to address the issues in bandwidth, latency, density, power and cost. Unfortunately, it is not possible for a single memory technology to address all these issues with distinct advantages. In this book an attempt is made to investigate various SRAM architectures for different applications and study of Deep Submicron Effects affecting functionality and design topology for SRAMs.