Wafer-Level Chip-Scale Packaging: Analog and Power Semiconductor Applications
暫譯: 晶圓級晶片尺寸封裝:類比與功率半導體應用
Qu, Shichun, Liu, Yong
相關主題
商品描述
Analog and Power Wafer Level Chip Scale Packaging presents a state-of-art and in-depth overview in analog and power WLCSP design, material characterization, reliability and modeling. Recent advances in analog and power electronic WLCSP packaging are presented based on the development of analog technology and power device integration. The book covers in detail how advances in semiconductor content, analog and power advanced WLCSP design, assembly, materials and reliability have co-enabled significant advances in fan-in and fan-out with redistributed layer (RDL) of analog and power device capability during recent years. Since the analog and power electronic wafer level packaging is different from regular digital and memory IC package, this book will systematically introduce the typical analog and power electronic wafer level packaging design, assembly process, materials, reliability and failure analysis, and material selection. Along with new analog and power WLCSP development, the role of modeling is a key to assure successful package design. An overview of the analog and power WLCSP modeling and typical thermal, electrical and stress modeling methodologies is also presented in the book.
商品描述(中文翻譯)
《類比與功率晶圓級晶片封裝》提供了類比與功率 WLCSP 設計、材料特性、可靠性和建模的最先進且深入的概述。基於類比技術和功率元件整合的發展,書中介紹了類比與功率電子 WLCSP 封裝的最新進展。該書詳細說明了半導體內容、類比與功率先進 WLCSP 設計、組裝、材料和可靠性的進步如何共同促成了近年來在類比與功率元件能力的重新分配層 (RDL) 中的顯著進展。由於類比與功率電子晶圓級封裝不同於常規的數位和記憶體 IC 封裝,本書將系統性地介紹典型的類比與功率電子晶圓級封裝設計、組裝過程、材料、可靠性和失效分析,以及材料選擇。隨著新的類比與功率 WLCSP 發展,建模的角色是確保成功封裝設計的關鍵。書中還介紹了類比與功率 WLCSP 建模的概述以及典型的熱、電和應力建模方法。