ASIC and FPGA Verification : A Guide to Component Modeling
            
暫譯: ASIC 與 FPGA 驗證:元件建模指南
        
        Richard Munden
- 出版商: Morgan Kaufmann
 - 出版日期: 2004-09-01
 - 售價: $3,290
 - 貴賓價: 9.5 折 $3,126
 - 語言: 英文
 - 頁數: 336
 - 裝訂: Hardcover
 - ISBN: 0125105819
 - ISBN-13: 9780125105811
 - 
    相關分類:
    
      FPGA
 
下單後立即進貨 (約2~3週)
買這商品的人也買了...
- 
                
                  
                  
                $2,176Refactoring: Improving the Design of Existing Code (Hardcover) - 
                
                  
                  
                LPI Linux 資格檢定 (LPI Linux Certification in a Nutshell)$880$695 - 
                
                  
                  
                專業 XML 程式設計第二版 (Professional XML, 2/e)$800$632 - 
                
                  
                  
                ASP.NET 程式設計徹底研究$590$466 - 
                
                  
                  
                C# Primer Plus 中文版 (C# Primer Plus)$680$537 - 
                
                  
                  
                Red Hat Linux Pocket Administrator (Paperbacl)$1,270$1,207 - 
                
                  
                  
                鳥哥的 Linux 私房菜-伺服器架設篇$750$638 - 
                
                  
                  
                鳥哥的 Linux 私房菜─基礎學習篇增訂版$560$476 - 
                
                  
                  
                Dreamweaver MX 2004 魔法書中文版$490$417 - 
                
                  
                  
                SCJP‧SCJD 專業認證指南 (Sun Certified Programmer & Developer for Java 2 #310-305 與310-027)$850$723 - 
                
                  
                  
                人月神話:軟體專案管理之道 (20 週年紀念版)(The Mythical Man-Month: Essays on Software Engineering, Anniversary Edition, 2/e)$480$379 - 
                
                  
                  
                JSP 2.0 技術手冊$750$593 - 
                
                  
                  
                Exchange Server 2003 管理實務$580$493 - 
                
                  
                  
                CCNA 認證教戰手冊 Exam 640-801 (CCNA Cisco Certified Network Associate Study Guide, 4/e)$780$663 - 
                
                  
                  
                最新 JavaScript 完整語法參考辭典 第三版$490$382 - 
                
                  
                  
                Reporting Service 實戰演練$690$587 - 
                
                  
                  
                Windows 程式設計使用 MFC (Programming Windows with MFC, 2/e)$990$782 - 
                
                  
                  
                Linux 程式設計教學手冊$780$616 - 
                
                  
                  
                Internet TCP/IP 協定觀念與實作, 2/e$580$493 - 
                
                  
                  
                RFID 技術與應用$480$408 - 
                
                  
                  
                WDM Driver 程式設計實務$650$514 - 
                
                  
                  
                ISA Server 2004 防火牆安裝與管理指南$640$506 - 
                
                  
                  
                與熊共舞:軟體專案管理的風險管理 (Waltzing With Bears: Managing Risk on Software Projects)$380$300 - 
                
                  
                  
                ASP.NET 徹底研究進階技巧─高階技巧與控制項實作$650$507 - 
                
                  
                  
                Linux iptables 技術實務─防火牆、頻寬管理、連線管制$620$527 
商品描述
Description:
Richard Munden demonstrates how to create and use simulation models for verifying ASIC and FPGA designs and board-level designs that use off-the-shelf digital components. Based on the VHDL/VITAL standard, these models include timing constraints and propagation delays that are required for accurate verification of today’s digital designs.
ASIC and FPGA Verification: A Guide to Component Modeling expertly illustrates how ASICs and FPGAs can be verified in the larger context of a board or a system. It is a valuable resource for any designer who simulates multi-chip digital designs.
Table of Contents:
1.Introduction to Board-Level Verification; 2.Tour of a simple model; 3.VHDL packages for component models; 4.Introduction to SDF; 5.Anatomy of a VITAL Model; 6.Modeling Delays; 7.VITAL truth tables; 8.Modeling timing constraints; 9.Modeling registered devices; 10.Conditional delays and timing constraints; 11.Negative timing constraints; 12.Timing Files and Backannotation; 13.Adding Timing to Your RTL Code; 14.Modeling Memories; 15.Considerations for Component Modeling; 16.Modeling Component Centric Features; 17.Testbenches for Component Models
商品描述(中文翻譯)
**描述:**  
Richard Munden 演示如何創建和使用模擬模型來驗證 ASIC 和 FPGA 設計以及使用現成數位元件的板級設計。這些模型基於 VHDL/VITAL 標準,包含準確驗證當今數位設計所需的時間約束和傳播延遲。  
《ASIC 和 FPGA 驗證:元件建模指南》專業地說明了如何在板或系統的更大背景下驗證 ASIC 和 FPGA。這是任何模擬多晶片數位設計的設計師的重要資源。
**目錄:**  
1. 板級驗證介紹;  
2. 簡單模型的導覽;  
3. 用於元件模型的 VHDL 套件;  
4. SDF 介紹;  
5. VITAL 模型的結構;  
6. 延遲建模;  
7. VITAL 真值表;  
8. 時間約束建模;  
9. 註冊設備建模;  
10. 條件延遲和時間約束;  
11. 負時間約束;  
12. 時間檔案和回注;  
13. 將時間添加到您的 RTL 代碼;  
14. 記憶體建模;  
15. 元件建模的考量;  
16. 元件中心特徵建模;  
17. 元件模型的測試平台
