The Gm/Id Methodology, a Sizing Tool for Low-Voltage Analog CMOS Circuits: The Semi-Empirical and Compact Model Approaches

Jespers, Paul

  • 出版商: Springer
  • 出版日期: 2012-05-03
  • 售價: $5,500
  • 貴賓價: 9.5$5,225
  • 語言: 英文
  • 頁數: 171
  • 裝訂: Quality Paper - also called trade paper
  • ISBN: 1461425050
  • ISBN-13: 9781461425052
  • 相關分類: CMOS
  • 海外代購書籍(需單獨結帳)

買這商品的人也買了...

商品描述

In "The gm/ID Methodology, a Sizing Tool for Low-Voltage Analog CMOS Circuits", we compare the semi-empirical to the compact model approach. Small numbers of parameters make the compact model attractive for the model paves the way towards analytic expressions unaffordable otherwise. The E.K.V model is a good candidate, but when it comes to short channel devices, compact models are either inaccurate or loose straightforwardness. Because sizing requires basically a reliable large signal representation of MOS transistors, we investigate the potential of the E.K.V model when its parameters are supposed to be bias dependent. The model-driven and semi-empirical methods are compared considering the Intrinsic Gain Stage and a few more complex circuits. A series of MATLAB files found on extras-springer.com allow redoing the tests.